-
公开(公告)号:US20170271344A1
公开(公告)日:2017-09-21
申请号:US15616633
申请日:2017-06-07
Applicant: Renesas Electronics Corporation
Inventor: Masao MORIMOTO , Noriaki MAEDA , Yasuhisa SHIMAZAKI
IPC: H01L27/11 , G06F17/50 , G11C11/412 , H01L23/528 , H01L27/02 , H01L27/092
CPC classification number: H01L27/1116 , G06F17/5072 , G11C11/412 , H01L23/528 , H01L27/0207 , H01L27/0928 , H01L27/1104
Abstract: A semiconductor device having an SRAM which includes: a monolithic first active region in which a first transistor and a fifth transistor are disposed; a second active region separated from the first active region, in which a second transistor is disposed; a monolithic third active region in which a third transistor and a sixth transistor are disposed; and a fourth active region separated from the third active region, in which a fourth transistor is disposed. Each driver transistor is divided into a first transistor and a second transistor (or a third transistor and a fourth transistor) and these driver transistors are disposed over different active regions.
-
公开(公告)号:US20150279454A1
公开(公告)日:2015-10-01
申请号:US14658163
申请日:2015-03-14
Applicant: Renesas Electronics Corporation
Inventor: Toshiaki SANO , Ken SHIBATA , Shinji TANAKA , Makoto YABUUCHI , Noriaki MAEDA
IPC: G11C11/419 , G11C7/12
CPC classification number: G11C11/419 , G11C7/12 , G11C8/16 , G11C11/412 , G11C11/418
Abstract: A semiconductor storage device provided can increase a write margin and suppress increase of a chip area. The semiconductor storage device includes plural memory cells arranged in a matrix; plural bit-line pairs arranged corresponding to each column of the memory cells; a write driver circuit which transmits data to a bit-line pair of a selected column according to write data; and a write assist circuit which drives a bit line on a low potential side of the bit-line pair of a selected column to a negative voltage level. The write assist circuit includes first signal wiring; a first driver circuit which drives the first signal wiring according to a control signal; and second signal wiring which is coupled to the bit line on the low-potential side and generates a negative voltage by the driving of the first driver circuit, based on inter-wire coupling capacitance with the first signal wiring.
Abstract translation: 提供的半导体存储装置可以增加写入裕度并抑制芯片面积的增加。 半导体存储装置包括以矩阵形式布置的多个存储单元; 对应于存储器单元的每列布置的多个位线对; 写入驱动器电路,根据写入数据将数据发送到所选列的位线对; 以及将所选列的位线对的低电位侧的位线驱动到负电压电平的写辅助电路。 写辅助电路包括第一信号线; 第一驱动电路,其根据控制信号驱动第一信号布线; 以及第二信号布线,其通过与第一信号布线的线间耦合电容通过第一驱动电路的驱动而耦合到低电位侧的位线并产生负电压。
-