Laminated glass interlayer and laminated glass
    21.
    发明授权
    Laminated glass interlayer and laminated glass 有权
    层压玻璃夹层和夹层玻璃

    公开(公告)号:US08741439B2

    公开(公告)日:2014-06-03

    申请号:US13876145

    申请日:2011-09-30

    IPC分类号: B32B17/10

    摘要: The present invention aims to provide an intermediate film for laminated glass which, in the case of being used for constituting a laminated glass, enables to improve the sound-insulating property of the obtained laminated glass, and a laminated glass. The intermediate film 1 for laminated glass of the present invention comprises a first layer 2 which contains a polyvinyl acetal resin and a plasticizer, and the polyvinyl acetal resin and the first plasticizer are a polyvinyl acetal resin and a first plasticizer which have a cloud point of 5° C. or lower when the cloud point is measured using a solution prepared by dissolving 8 parts by weight of the polyvinyl acetal resin in 100 parts by weight of the first plasticizer; and the laminated glass 11 of the present invention comprises first and second components for laminated glass, and the intermediate film 1 for laminated glass sandwiched between the first and second components for laminated glass.

    摘要翻译: 本发明的目的在于提供一种用于夹层玻璃的中间膜,在用于构成夹层玻璃的情况下,能够提高所获得的夹层玻璃和夹层玻璃的隔音性。 本发明的夹层玻璃用中间膜1包括含有聚乙烯醇缩醛树脂和增塑剂的第一层2,聚乙烯醇缩醛树脂和第一增塑剂是聚乙烯醇缩醛树脂和第一增塑剂,其浊点为 当使用通过将8重量份的聚乙烯醇缩醛树脂溶解在100重量份的第一增塑剂中制备的溶液来测量浊点时,为5℃或更低; 并且本发明的夹层玻璃11包括夹层玻璃的第一和第二部件和夹在夹层玻璃的第一和第二部件之间的夹层玻璃用中间膜1。

    INTERMEDIATE FILM FOR LAMINATED GLASS, AND LAMINATED GLASS
    22.
    发明申请
    INTERMEDIATE FILM FOR LAMINATED GLASS, AND LAMINATED GLASS 有权
    层压玻璃的中间膜和层压玻璃

    公开(公告)号:US20120288722A1

    公开(公告)日:2012-11-15

    申请号:US13518338

    申请日:2010-12-24

    IPC分类号: B32B17/10 B32B27/42 B32B27/06

    摘要: The present invention provides an interlayer film for a laminated glass which can suppress bubble formation and bubble growth in the laminated glass, and an interlayer film for the laminated glass.An interlayer film for a laminated glass 1 includes a first layer 2, a second layer laminated on one face 2a of the first layer 2. Each of the first layer 3 and the second layer 3 contains a polyvinyl acetal resin and a plasticizer. The hydroxyl content of the polyvinyl acetal resin in the first layer 2 is lower than the hydroxyl content of the polyvinyl acetal resin in the second layer 3. The difference between the hydroxyl content of the polyvinyl acetal resin in the first layer 2 and the hydroxyl content of the polyvinyl acetal resin in the second layer 3 is at most 9.2 mol %. If the difference in the content is higher than 8.5 mol % and at most 9.2 mol %, a degree of acetylation of the polyvinyl acetal resin of the polyvinyl acetal resin in the first layer is at most 8 mol %.

    摘要翻译: 本发明提供一种能够抑制夹层玻璃中的气泡形成和气泡生长的夹层玻璃用夹层膜和夹层玻璃用中间膜。 夹层玻璃1用中间膜包括第一层2,层叠在第一层2的一个面2a上的第二层。第一层3和第二层3中的每一层含有聚乙烯醇缩醛树脂和增塑剂。 第一层2中的聚乙烯醇缩醛树脂的羟基含量低于第二层3中的聚乙烯醇缩醛树脂的羟基含量。第一层2中的聚乙烯醇缩醛树脂的羟基含量与羟基含量之间的差异 的第二层3中的聚乙烯醇缩醛树脂为9.2摩尔%以下。 如果含量的差异高于8.5mol%且至多9.2mol%,则第一层中的聚乙烯醇缩醛树脂的聚乙烯醇缩醛树脂的乙酰化度为8mol%以下。

    Operating processors over a network
    23.
    发明授权
    Operating processors over a network 有权
    通过网络操作处理器

    公开(公告)号:US08316220B2

    公开(公告)日:2012-11-20

    申请号:US11238086

    申请日:2005-09-27

    申请人: Tatsuya Iwamoto

    发明人: Tatsuya Iwamoto

    IPC分类号: G06F15/16

    CPC分类号: G06F9/3865 G06F9/4856

    摘要: Processors, data structures and methods for operating two or more processors over a network are disclosed. A processor can load, store and save information relating to the operation of one or more of its secondary processors in a unit of migration that includes either contents of exclusively associated memories of two or more secondary processors related to the execution state of a suspended process or contents of exclusively associated memories of one or more secondary processors related to the execution state of a suspended process and shared initialized data for the process. Such a unit of migration may be embodied in a processor readable medium.

    摘要翻译: 公开了用于在网络上操作两个或多个处理器的处理器,数据结构和方法。 处理器可以以包括与暂停进程的执行状态相关的两个或更多个二级处理器的专有关联存储器的内容的迁移单元来加载,存储和保存与其一个或多个二级处理器的操作有关的信息,或者 与暂停进程的执行状态相关的一个或多个次要处理器的专用关联存储器的内容和用于该处理的共享初始化数据。 这样的迁移单元可以体现在处理器可读介质中。

    IO direct memory access system and method
    24.
    发明授权
    IO direct memory access system and method 有权
    IO直接内存访问系统和方法

    公开(公告)号:US07386642B2

    公开(公告)日:2008-06-10

    申请号:US11045767

    申请日:2005-01-28

    IPC分类号: G06F11/00

    CPC分类号: G06F13/28

    摘要: Direct memory access is provided for each member of a group of IO devices organized into groups. Direct memory access for each IO device is performed in a predetermined order based on the predetermined groups, and may be completed by notification by an interrupt request. A predetermined time delay may be specified between each memory access by each IO device of a predetermined group.

    摘要翻译: 为组织的组的一组IO设备的每个成员提供直接存储器访问。 基于预定组,以预定的顺序执行每个IO设备的直接存储器访问,并且可以通过中断请求的通知来完成。 可以在预定组的每个IO设备的每个存储器访问之间指定预定的时间延迟。

    Atomic operation involving processors with different memory transfer operation sizes
    25.
    发明申请
    Atomic operation involving processors with different memory transfer operation sizes 有权
    具有不同内存传输操作大小的处理器的原子操作

    公开(公告)号:US20070130438A1

    公开(公告)日:2007-06-07

    申请号:US11291306

    申请日:2005-12-01

    IPC分类号: G06F13/28

    摘要: Atomic operations may be implemented on a processor system having a main memory and two or more processors including a power processor element (PPE) and a synergistic processor element (SPE) that operate on different sized register lines. A main memory address containing a primitive is divided into a parity byte and two or more portions, wherein the parity byte includes at least one bit. A value of the parity byte determines which of the two or more portions is a valid portion and which of them is an invalid portion. The primitive is of a memory size that is larger than a maximum size for atomic operation with the PPE and less than or equal to a maximum size for atomic operation with the SPE. Read with reservation and conditional write instructions are used by both the PPE and SPE to access or update a value of the atomic.

    摘要翻译: 原子操作可以在具有主存储器和两个或更多个处理器的处理器系统上实现,所述处理器包括在不同大小的寄存器线上操作的功率处理器元件(PPE)和协同处理器元件(SPE)。 包含原语的主存储器地址被划分为奇偶校验字节和两个或多个部分,其中奇偶校验字节包括至少一个位。 奇偶校验字节的值确定两个或多个部分中的哪一个是有效部分,哪些是无效部分。 原始内存大小大于使用PPE进行原子操作的最大大小,小于或等于使用SPE进行原子操作的最大大小。 读取预留和条件写入指令由PPE和SPE使用来访问或更新原子的值。

    Methods and apparatus for segmented stack management in a processor system
    26.
    发明申请
    Methods and apparatus for segmented stack management in a processor system 有权
    处理器系统中分段堆栈管理的方法和装置

    公开(公告)号:US20060195824A1

    公开(公告)日:2006-08-31

    申请号:US11068242

    申请日:2005-02-28

    申请人: Tatsuya Iwamoto

    发明人: Tatsuya Iwamoto

    IPC分类号: G06F9/44

    CPC分类号: G06F9/4484 G06F12/0811

    摘要: Methods and apparatus provide for allocating a first stack module in response to a first function call of a software program running on a processing system; and allocating a second stack module in response to a second function call of the software program, wherein the second stack module is non-contiguous with respect to the first stack module.

    摘要翻译: 方法和装置提供响应于在处理系统上运行的软件程序的第一功能调用来分配第一堆栈模块; 以及响应于所述软件程序的第二函数调用而分配第二堆栈模块,其中所述第二堆栈模块相对于所述第一堆栈模块是不连续的。

    Dynamic loading and unloading for processing unit
    27.
    发明申请
    Dynamic loading and unloading for processing unit 审中-公开
    动态加载和卸载处理单元

    公开(公告)号:US20060075394A1

    公开(公告)日:2006-04-06

    申请号:US10957158

    申请日:2004-10-01

    申请人: Tatsuya Iwamoto

    发明人: Tatsuya Iwamoto

    IPC分类号: G06F9/44

    摘要: Methods and apparatus are provided for enhanced instruction handling in processing environments. A program reference may be associated with one or more program modules. The program modules may be loaded into local memory and information, such as code or data, may be obtained from the program modules based on the program reference. New program modules can be formed based on existing program modules. Generating direct references within a program module and avoiding indirect references between program modules can optimize the new program modules. A program module may be preloaded in the local memory based upon an insertion point. The insertion point can be determined statistically. The invention is particularly beneficial for multiprocessor systems having limited amounts of memory.

    摘要翻译: 为处理环境中的指令处理提供了方法和装置。 程序引用可以与一个或多个程序模块相关联。 可以将程序模块加载到本地存储器中,并且可以基于程序引用从程序模块获得诸如代码或数据的信息。 可以基于现有的程序模块形成新的程序模块。 在程序模块中生成直接引用并避免程序模块间的间接引用可以优化新的程序模块。 可以基于插入点将程序模块预加载到本地存储器中。 可以统计确定插入点。 本发明对于具有有限量的存储器的多处理器系统是特别有益的。

    Methods and apparatus for task management in a multi-processor system
    28.
    发明申请
    Methods and apparatus for task management in a multi-processor system 失效
    多处理器系统中任务管理的方法和装置

    公开(公告)号:US20050188373A1

    公开(公告)日:2005-08-25

    申请号:US10783246

    申请日:2004-02-20

    摘要: Methods and apparatus are provided for managing processor tasks in a multi-processor computing system. The system is operable to store the processor tasks in a shared memory that may be accessed by a plurality of sub-processing units of the multi-processor computing system; and permit the sub-processing units to determine which of the processor tasks should be copied from the shared memory and executed based on priorities of the processor tasks.

    摘要翻译: 提供了用于在多处理器计算系统中管理处理器任务的方法和装置。 该系统可操作以将处理器任务存储在可由多处理器计算系统的多个子处理单元访问的共享存储器中; 并且允许子处理单元基于处理器任务的优先级来确定应该从共享存储器复制哪个处理器任务并执行。

    Methods and apparatus for processor task migration in a multi-processor system
    29.
    发明申请
    Methods and apparatus for processor task migration in a multi-processor system 有权
    多处理器系统中处理器任务迁移的方法和装置

    公开(公告)号:US20050188372A1

    公开(公告)日:2005-08-25

    申请号:US10783238

    申请日:2004-02-20

    摘要: Methods and apparatus are provided for executing processor tasks on a multi-processing system. The multi-processing system includes a plurality of sub-processing units and a main processing unit that may access a shared memory. Each sub-processing unit includes an on-chip local memory separate from the shared memory. The methods and apparatus contemplate: providing that the processor tasks be copied from the shared memory into the local memory of the sub-processing units in order to execute them, and prohibiting the execution of the processor tasks from the shared memory; and migrating at least one processor task from one of the sub-processing units to another of the sub-processing units.

    摘要翻译: 提供了用于在多处理系统上执行处理器任务的方法和装置。 多处理系统包括可以访问共享存储器的多个子处理单元和主处理单元。 每个子处理单元包括与共享存储器分离的片上本地存储器。 所述方法和设备考虑:提供处理器任务从共享存储器复制到子处理单元的本地存储器中以便执行它们,并且禁止从共享存储器执行处理器任务; 以及将至少一个处理器任务从所述子处理单元之一迁移到所述子处理单元中的另一个。

    Generation of cubic Bezier control points in computer graphics systems
    30.
    发明授权
    Generation of cubic Bezier control points in computer graphics systems 有权
    在计算机图形系统中生成立方贝塞尔控制点

    公开(公告)号:US08248419B2

    公开(公告)日:2012-08-21

    申请号:US12427524

    申请日:2009-04-21

    申请人: Tatsuya Iwamoto

    发明人: Tatsuya Iwamoto

    IPC分类号: G06T11/20

    CPC分类号: G06T11/203

    摘要: A system for interactive computer graphics enables generation of Bezier curves from a series of points based on the relative position of successive points in the series. For example, for successive points in a series, point A, point B, and point C are successive points in the series of points, and wherein a control point corresponding to point B and associated with the segment AB is determined by the equation B+RA*(RA*(B−C)+RC*(A−B)), and a control point corresponding to point B and associated with the segment BC is determined by the equation PBBC=B+RC*(RA*(C−B)+RC*(B−A)), where RA=|AB|/(|AB|+|BC|), and RC=|BC|/(|AB|+|BC|).

    摘要翻译: 用于交互式计算机图形的系统可以基于系列中连续点的相对位置从一系列点生成贝塞尔曲线。 例如,对于串联中的连续点,点A,点B和点C是该系列点中的连续点,并且其中对应于点B并与段AB相关联的控制点由等式B + RA *(RA *(B-C)+ RC *(A-B))和对应于点B并与段BC相关联的控制点由等式PBBC = B + RC *(RA *(C -B | + RC *(B-A)),其中RA = | AB | /(| AB | + | BC |),RC = | BC | /(| AB | + | BC |)。