-
公开(公告)号:US11211279B2
公开(公告)日:2021-12-28
申请号:US17140130
申请日:2021-01-03
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16 , H01L23/00 , H01L23/367 , H01L25/00 , H01L25/065
Abstract: A method for processing a 3D integrated circuit, the method including: providing a first level including a first wafer, the first wafer including a first crystalline substrate, a plurality of first transistors, and first copper interconnecting layers, where the first copper interconnecting layers at least interconnect the plurality of first transistors; processing a second level including a second wafer, the second wafer including a second crystalline substrate, a plurality of second transistors, and second copper interconnecting layers, where the second copper interconnecting layers at least interconnect the plurality of second transistors; then forming a bonded structure by bonding the second level to the first level, where the bonding includes metal to metal bonding, where the bonding includes oxide to oxide bonding; and then performing a lithography process to define dice lines for the bonded structure; and etching the dice lines.
-
公开(公告)号:US11164811B2
公开(公告)日:2021-11-02
申请号:US17313986
申请日:2021-05-06
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L23/48 , H01L27/06 , H01L27/088 , H01L27/11551 , H01L27/108 , H01L29/732 , H01L27/11526 , H01L27/118 , H01L29/10 , H01L29/808 , H01L27/11573 , H01L29/66 , H01L27/02 , H01L27/11578 , H01L29/78 , H01L21/74 , H01L23/544 , H01L23/34 , H01L23/50 , H01L27/24
Abstract: A 3D semiconductor device, the device including: a first level including single crystal first transistors, and a first metal layer, where the first level is overlaid by a first isolation layer; a second level including second transistors, where the first isolation layer is overlaid by the second level, and where the second level is overlaid by a second isolation layer; a third level including single crystal third transistors, where the second isolation layer is overlaid by the third level, where the third level is overlaid by a third isolation layer, where the third level is bonded to the second isolation layer, and where the bonded includes at least one oxide to oxide bond.
-
公开(公告)号:US20210305079A1
公开(公告)日:2021-09-30
申请号:US17340004
申请日:2021-06-05
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16
Abstract: A method for producing a 3D memory device, the method including: providing a first level including a first single crystal layer and control circuits; forming at least one second level above the first level; performing a first etch step including etching holes within the second level; forming at least one third level above the at least one second level; performing a second etch step including etching holes within the third level; and performing additional processing steps to form a plurality of first memory cells within the second level and a plurality of second memory cells within the third level, where each of the first memory cells include one first transistor, where each of the second memory cells include one second transistor, where at least one of the first or second transistors has a channel, a source, and a drain having a same doping type.
-
公开(公告)号:US20210257245A1
公开(公告)日:2021-08-19
申请号:US17246639
申请日:2021-05-01
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16
Abstract: A method for producing a 3D memory device, the method including: providing a first level including a first single crystal layer; forming first alignment marks and control circuits including first single crystal transistors; forming at least one second level above the first level; performing a first etch step including etching first holes within the second level; forming at least one third level above the at least one second level; performing a second etch step including etching second holes within the third level; and performing additional processing steps to form a plurality of first memory cells within the second level and a plurality of second memory cells within the third level, where the etching first holes includes performing a lithography step aligned to the first alignment marks.
-
公开(公告)号:US11088050B2
公开(公告)日:2021-08-10
申请号:US16852506
申请日:2020-04-19
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L23/48 , H01L27/088 , H01L27/11551 , H01L27/108 , H01L29/732 , H01L27/11526 , H01L27/118 , H01L29/10 , H01L29/808 , H01L27/11573 , H01L29/66 , H01L27/02 , H01L27/11578 , H01L29/78 , H01L21/74 , H01L23/544 , H01L23/34 , H01L23/50 , H01L27/06 , H01L27/24
Abstract: A 3D semiconductor device, the device including: a first level including single crystal first transistors, where the first level is overlaid by a first isolation layer; a second level including second transistors, where the first isolation layer is overlaid by the second level, and where the second level is overlaid by a second isolation layer; a third level including single crystal third transistors, where the second isolation layer is overlaid by the third level, where the third level is overlaid by a third isolation layer, and where the first isolation layer and the second isolation layer are separated by a distance of less than four microns.
-
公开(公告)号:US20210242067A1
公开(公告)日:2021-08-05
申请号:US17233503
申请日:2021-04-18
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16
Abstract: A 3D semiconductor device, the device including: a first level including single crystal first transistors, and a first metal layer, where the first level is overlaid by a first isolation layer; a second level including second transistors, where the first isolation layer is overlaid by the second level, and where the second level is overlaid by a second isolation layer; a third level including single crystal third transistors, where the second isolation layer is overlaid by the third level, where the third level is overlaid by a third isolation layer, where the third level is bonded to the second isolation layer, where the bonded includes at least one oxide to oxide bond, and where the bonded includes at least one metal to metal bond.
-
公开(公告)号:US11031275B2
公开(公告)日:2021-06-08
申请号:US17145678
申请日:2021-01-11
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16 , H01L23/367 , H01L25/065 , H01L25/00 , H01L23/00
Abstract: A 3D semiconductor device including: a first level including logic circuits, the logic circuits include a plurality of first single crystal transistors and a first metal layer; a second level including a plurality of second transistors, where the second level includes memory cells including the plurality of second transistors; a second metal layer atop the second level; where the plurality of second transistors are junction-less transistors, where at least one of the plurality of second transistors includes polysilicon, where the memory cells are structured as a plurality of at least sixteen sub-arrays, where each of the sub-arrays is independently controlled, where at least one of the plurality of at least sixteen sub-arrays is at least partially atop at least one of the logic circuits, and where the at least one of the logic circuits is designed to control at least one of the plurality of at least sixteen sub-arrays.
-
公开(公告)号:US20210167131A1
公开(公告)日:2021-06-03
申请号:US17121731
申请日:2020-12-14
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L27/24 , H01L21/268 , H01L21/683 , H01L21/762 , H01L21/822 , H01L21/84 , H01L27/06 , H01L27/108 , H01L27/11 , H01L27/11529 , H01L27/11551 , H01L27/11578 , H01L27/12 , H01L29/78 , H01L29/423 , H01L27/22
Abstract: A method for producing a 3D memory device, the method comprising: providing a first level comprising a single crystal layer; forming at least one second level above said first level; performing a first etch step comprising etching holes within said second level; forming at least one third level above said at least one second level; performing a second etch step comprising etching holes within said third level; performing additional processing steps to form a plurality of first memory cells within said second level and a plurality of second memory cells within said third level, wherein each of said first memory cells comprise one first transistor, wherein each of said second memory cells comprise one second transistor, wherein at least one of said first or second transistors has a channel, a source and a drain having the same doping type, and wherein said forming at least one third level comprises forming a window within said third level to allow lithography alignment through said third level to an alignment mark underneath.
-
公开(公告)号:US20210159276A1
公开(公告)日:2021-05-27
申请号:US17114155
申请日:2020-12-07
Applicant: Monolithic 3D Inc.
Inventor: Deepak C. Sekar , Zvi Or-Bach
IPC: H01L27/24 , H01L21/268 , H01L21/683 , H01L21/762 , H01L21/822 , H01L21/84 , H01L27/06 , H01L27/108 , H01L27/11 , H01L27/11529 , H01L27/11551 , H01L27/11578 , H01L27/12 , H01L29/78 , H01L29/423 , H01L27/22
Abstract: A 3D semiconductor device, the device including: a first level including a first single crystal layer and first transistors, where the first transistors each include a single crystal channel; first metal layers interconnecting at least the first transistors; and a second level including a second single crystal layer and second transistors, where the second level overlays the first level, where the second transistors are horizontally oriented and include replacement gate, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
-
公开(公告)号:US20210159110A1
公开(公告)日:2021-05-27
申请号:US17140972
申请日:2021-01-04
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/108 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , G11C8/16
Abstract: A 3D semiconductor device, the device including: a first level including a first single crystal layer, the first level including first transistors, where the first transistors each include a single crystal channel; first metal layers interconnecting at least the first transistors; and a second level including a second single crystal layer, the second level including second transistors, where the second level overlays the first level, where the second transistors are horizontally oriented, where the second transistors are raised source drain extension transistors, where the second level includes a memory array, where the first level includes control circuits to control data written to the memory array, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
-
-
-
-
-
-
-
-
-