-
公开(公告)号:US20070063752A1
公开(公告)日:2007-03-22
申请号:US11532584
申请日:2006-09-18
申请人: Gregor Kowalczyk , Holger Bock , Josef Haid
发明人: Gregor Kowalczyk , Holger Bock , Josef Haid
IPC分类号: H03K3/289
摘要: Master-slave flip flop including a master latch having a data input for receiving a data input signal, an inverting clock input for receiving a first clock signal, and a data output, a slave latch having a data input which is connected to the data output of the master latch, a clock input for receiving a second clock signal, and a data output for outputting an output signal, and a time delay element connects the clock input of the slave latch to the clock input of the master latch.
摘要翻译: 主从触发器,包括具有用于接收数据输入信号的数据输入的主锁存器,用于接收第一时钟信号的反相时钟输入和数据输出,具有连接到数据输出的数据输入的从锁存器 ,用于接收第二时钟信号的时钟输入和用于输出输出信号的数据输出,并且时间延迟元件将从锁存器的时钟输入连接到主锁存器的时钟输入。