-
公开(公告)号:US11762413B2
公开(公告)日:2023-09-19
申请号:US17476307
申请日:2021-09-15
Applicant: Apple Inc.
Inventor: Suresh Balasubramanian , Sunil Bhosekar , Bruce Andrew Doyle , Chad O. Lackey , Sharath R. Srinivasan , Erick O. Torres , Khaled M. Alashmouny
Abstract: Systems, methods, and devices are provided for calibrating and correcting a clock duty cycle. An integrated circuit may include a clock tree that provides a clock signal and a circuit that is sensitive to clock duty cycle that receives the clock signal at a lower level of the clock tree. A first duty cycle correction circuit may adjust a clock duty cycle of the clock signal to a first target duty cycle at a higher level of the clock tree. A second duty cycle correction circuit may adjust a clock duty cycle of the clock signal to a second target duty cycle at the lower level of the clock tree.
-
公开(公告)号:US20220103166A1
公开(公告)日:2022-03-31
申请号:US17476307
申请日:2021-09-15
Applicant: Apple Inc.
Inventor: Suresh Balasubramanian , Sunil Bhosekar , Bruce Andrew Doyle , Chad O. Lackey , Sharath R. Srinivasan , Erick O. Torres , Khaled M. Alashmouny
Abstract: Systems, methods, and devices are provided for calibrating and correcting a clock duty cycle. An integrated circuit may include a clock tree that provides a clock signal and a circuit that is sensitive to clock duty cycle that receives the clock signal at a lower level of the clock tree. A first duty cycle correction circuit may adjust a clock duty cycle of the clock signal to a first target duty cycle at a higher level of the clock tree. A second duty cycle correction circuit may adjust a clock duty cycle of the clock signal to a second target duty cycle at the lower level of the clock tree.
-