-
公开(公告)号:US20210012194A1
公开(公告)日:2021-01-14
申请号:US16923447
申请日:2020-07-08
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Stefanos LASKARIDIS , Hyeji KIM , Stylianos VENIERIS
Abstract: Disclosed is an electronic apparatus. The electronic apparatus includes a memory storing at least one instruction, and a processor coupled to the memory and configured to control the electronic apparatus, the processor configured to identify one of a plurality of exit points included in a neural network based on at least one constraint in at least one of processing or the electronic apparatus, process the input data via the neural network and obtain processing results output from the identified exit point as output data.
-
公开(公告)号:US20220101063A1
公开(公告)日:2022-03-31
申请号:US17514840
申请日:2021-10-29
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Chun Pong CHAU , Mohamed S. ABDELFATTAH , Lukasz DUDZIAK , Royson LEE , Hyeji KIM , Nicholas Donald Atkins LANE
Abstract: A method of predicting performance of a hardware arrangement or a neural network model includes: obtaining one or more of a first hardware arrangement or a first neural network model, obtaining a first graphical model comprising a first plurality of nodes corresponding to the obtained first hardware arrangement or the obtained first neural network model, wherein each node of the first plurality of nodes corresponds to a respective component or device of the first plurality of interconnected components or devices or a respective operation of the first plurality of operations; extracting, based on the first graphical model, a first graphical representation of the obtained first hardware arrangement or the obtained first neural network model; predicting, based on the first graphical representation, performance of the obtained first hardware arrangement or the obtained first neural network model; and outputting the predicted performance.
-
公开(公告)号:US20210081763A1
公开(公告)日:2021-03-18
申请号:US17015724
申请日:2020-09-09
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Mohamed S. ABDELFATTAH , Lukasz DUDZIAK , Chun Pong CHAU , Hyeji KIM , Royson LEE , Sourav BHATTACHARYA
Abstract: Disclosed are an electronic device and a method for controlling thereof. The electronic device includes: a memory for storing a plurality of accelerators and a plurality of neural networks and a processor configured to: select a first neural network among the plurality of neural networks and select a first accelerator to implement the first neural network among the plurality of accelerators, implement the first neural network on the first accelerator to obtain information associated with the implementation, obtain a first reward value for the first accelerator and the first neural network based on the information associated with the implementation, select a second neural network to be implemented on the first accelerator among the plurality of neural networks, implement the second neural network on the first accelerator to obtain the information associated with the implementation, obtain a second reward value for the first accelerator and the second neural network based on the information associated with the implementation, and select a neural network and an accelerator having a largest reward value among the plurality of neural networks and the plurality of accelerators based on the first reward value and the second reward value.
-
-