Vector SIMD VLIW Data Path Architecture
    2.
    发明申请
    Vector SIMD VLIW Data Path Architecture 审中-公开
    矢量SIMD VLIW数据路径架构

    公开(公告)号:US20150154024A1

    公开(公告)日:2015-06-04

    申请号:US14327084

    申请日:2014-07-09

    Abstract: A Very Long Instruction Word (VLIW) digital signal processor particularly adapted for single instruction multiple data (SIMD) operation on various operand widths and data sizes. A vector compare instruction compares first and second operands and stores compare bits. A companion vector conditional instruction performs conditional operations based upon the state of a corresponding predicate data register bit. A predicate unit performs data processing operations on data in at least one predicate data register including unary operations and binary operations. The predicate unit may also transfer data between a general data register file and the predicate data register file.

    Abstract translation: 特别适用于各种操作数宽度和数据大小的单指令多数据(SIMD)操作的超长指令字(VLIW)数字信号处理器。 向量比较指令比较第一和第二操作数并存储比较位。 伴随向量条件指令根据相应谓词数据寄存器位的状态执行条件操作。 谓词单元对包括一元操作和二进制操作的至少一个谓词数据寄存器中的数据执行数据处理操作。 谓词单元还可以在通用数据寄存器文件和谓词数据寄存器文件之间传送数据。

Patent Agency Ranking