- 专利标题: Shared keeper and footer flip-flop
-
申请号: US15860562申请日: 2018-01-02
-
公开(公告)号: US10193536B2公开(公告)日: 2019-01-29
- 发明人: Amit Agarwal , Steven K. Hsu , Simeon Realov , Iqbal R. Rajwani , Ram K. Krishnamurthy
- 申请人: INTEL CORPORATION
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Green, Howard & Mughal LLP
- 主分类号: H03K3/3562
- IPC分类号: H03K3/3562 ; H03K3/037
摘要:
An apparatus is provided which comprises: a clock node; a first inverter having an input coupled to the clock node; a data node; a master latch with a shared p-type keeper coupled to an output of the first inverter, the master latch coupled to the data node; and a slave latch coupled to an output of the master latch, the slave latch having a shared p-type keeper and a shared n-type footer, wherein the shared p-type keeper and the shared n-type footer of the slave latch are coupled to the clock node and the input of the first inverter.
公开/授权文献
- US20180145663A1 SHARED KEEPER AND FOOTER FLIP-FLOP 公开/授权日:2018-05-24
信息查询
IPC分类: