Invention Grant
- Patent Title: Clock selection circuit and test clock generation circuit for LBIST and ATPG test circuit
-
Application No.: US15268848Application Date: 2016-09-19
-
Publication No.: US10228420B2Publication Date: 2019-03-12
- Inventor: Venkata Narayanan Srinivasan , Nimit Endlay , Balwinder Singh Soni
- Applicant: STMicroelectronics International N.V.
- Applicant Address: NL Schiphol
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Schiphol
- Agency: Crowe & Dunlevy
- Main IPC: G01R31/317
- IPC: G01R31/317 ; G01R31/3177 ; G01R31/3193 ; G06F11/26 ; G06F11/25 ; G06F11/27

Abstract:
A test circuit receives LBIST and ATPG mode signals, and generates a first output as high when in ATPG or LBIST, and a second output as low when in ATPG or LBIST. A multiplexing circuit receives an ATPG clock and functional clock, and outputs one. A clock gate circuit includes a first latch receiving the second output, and an enable input receiving an inverse of the ATPG clock or functional clock. A second latch receives the first output, and has an enable input receiving the inverse of the ATPG clock or functional clock. The clock gate circuit includes a first AND gate receiving output of the first latch and ATPG clock or functional clock, a second AND gate receiving output of the second latch and the ATPG clock or LBIST clock, and an OR gate receiving outputs of the first and second AND gates, and generating a test clock.
Public/Granted literature
- US20180080987A1 CLOCK SELECTION CIRCUIT AND TEST CLOCK GENERATION CIRCUIT FOR LBIST AND ATPG TEST CIRCUIT Public/Granted day:2018-03-22
Information query