- 专利标题: Vector frequency expand instruction
-
申请号: US13993068申请日: 2011-12-30
-
公开(公告)号: US10241792B2公开(公告)日: 2019-03-26
- 发明人: Elmoustapha Ould-Ahmed-Vall , Suleyman Sair , Kshitij A. Doshi , Charles Yount , Bret L. Toll
- 申请人: Elmoustapha Ould-Ahmed-Vall , Suleyman Sair , Kshitij A. Doshi , Charles Yount , Bret L. Toll
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Nicholson De Vos Webster & Elliott LLP
- 国际申请: PCT/US2011/068217 WO 20111230
- 国际公布: WO2013/101218 WO 20130704
- 主分类号: G06F9/30
- IPC分类号: G06F9/30 ; H03M7/46 ; H03M7/30
摘要:
A processor core that includes a hardware decode unit and an execution engine unit. The hardware decode unit to decode a vector frequency expand instruction, wherein the vector frequency compress instruction includes a source operand and a destination operand, wherein the source operand specifies a source vector register that includes one or more pairs of a value and run length that are to be expanded into a run of that value based on the run length. The execution engine unit to execute the decoded vector frequency expand instruction which causes, a set of one or more source data elements in the source vector register to be expanded into a set of destination data elements comprising more elements than the set of source data elements and including at least one run of identical values which were run length encoded in the source vector register.
公开/授权文献
- US20140019714A1 VECTOR FREQUENCY EXPAND INSTRUCTION 公开/授权日:2014-01-16
信息查询