-
公开(公告)号:US20130305020A1
公开(公告)日:2013-11-14
申请号:US13976707
申请日:2011-09-30
申请人: Robert C. Valentine , Jesus Corbal San Adrian , Roger Espasa Sans , Robert D. Cavin , Bret L. Toll , Santiago Galan Duran , Jeffrey G. Wiedemeier , Sridhar Samudrala , Milind Baburao Girkar , Edward Thomas Grochowski , Jonathan Cannon Hall , Dennis R. Bradford , Elmoustapha Ould-Ahmed-Vall , James C. Abel , Mark Charney , Seth Abraham , Suleyman Sair , Andrew Thomas Forsyth , Lisa Wu , Charles Yount
发明人: Robert C. Valentine , Jesus Corbal San Adrian , Roger Espasa Sans , Robert D. Cavin , Bret L. Toll , Santiago Galan Duran , Jeffrey G. Wiedemeier , Sridhar Samudrala , Milind Baburao Girkar , Edward Thomas Grochowski , Jonathan Cannon Hall , Dennis R. Bradford , Elmoustapha Ould-Ahmed-Vall , James C. Abel , Mark Charney , Seth Abraham , Suleyman Sair , Andrew Thomas Forsyth , Lisa Wu , Charles Yount
IPC分类号: G06F9/30
CPC分类号: G06F9/30145 , G06F9/3001 , G06F9/30014 , G06F9/30018 , G06F9/30025 , G06F9/30032 , G06F9/30036 , G06F9/30047 , G06F9/30149 , G06F9/30181 , G06F9/30185 , G06F9/30192 , G06F9/34
摘要: A vector friendly instruction format and execution thereof. According to one embodiment of the invention, a processor is configured to execute an instruction set. The instruction set includes a vector friendly instruction format. The vector friendly instruction format has a plurality of fields including a base operation field, a modifier field, an augmentation operation field, and a data element width field, wherein the first instruction format supports different versions of base operations and different augmentation operations through placement of different values in the base operation field, the modifier field, the alpha field, the beta field, and the data element width field, and wherein only one of the different values may be placed in each of the base operation field, the modifier field, the alpha field, the beta field, and the data element width field on each occurrence of an instruction in the first instruction format in instruction streams.
摘要翻译: 一种向量友好的指令格式及其执行。 根据本发明的一个实施例,处理器被配置为执行指令集。 指令集包括向量友好指令格式。 向量友好指令格式具有多个字段,包括基本操作字段,修改字段,增加操作字段和数据元素宽度字段,其中第一指令格式支持不同版本的基本操作和不同的扩充操作, 基本操作字段,修饰符字段,α字段,β字段和数据元素宽度字段中的不同值,并且其中只有一个不同的值可以被放置在基本操作字段,修饰符字段, 在指令流中的第一指令格式的指令的每次出现时的alpha字段,β字段和数据元素宽度字段。
-
公开(公告)号:US20140149724A1
公开(公告)日:2014-05-29
申请号:US14170397
申请日:2014-01-31
申请人: Robert C. Valentine , Jesus Corbal San Adrian , Roger Espasa Sans , Robert D. Cavin , Bret L. Toll , Santiago Galan Duran , Jeffrey G. Wiedemeier , Sridhar Samudrala , Milind Baburao Girkar , Edward Thomas Grochowski , Jonathan Cannon Hall , Dennis R. Bradford , Elmoustapha Ould-Ahmed-Vall , James C. Abel , Mark Charney , Seth Abraham , Suleyman Sair , Andrew Thomas Forsyth , Lisa Wu , Charles Yount
发明人: Robert C. Valentine , Jesus Corbal San Adrian , Roger Espasa Sans , Robert D. Cavin , Bret L. Toll , Santiago Galan Duran , Jeffrey G. Wiedemeier , Sridhar Samudrala , Milind Baburao Girkar , Edward Thomas Grochowski , Jonathan Cannon Hall , Dennis R. Bradford , Elmoustapha Ould-Ahmed-Vall , James C. Abel , Mark Charney , Seth Abraham , Suleyman Sair , Andrew Thomas Forsyth , Lisa Wu , Charles Yount
IPC分类号: G06F9/30
CPC分类号: G06F9/30181 , G06F9/3001 , G06F9/30014 , G06F9/30018 , G06F9/30032 , G06F9/30036 , G06F9/30047 , G06F9/30145 , G06F9/30149 , G06F9/30185 , G06F9/30192 , G06F9/34
摘要: A vector friendly instruction format and execution thereof. According to one embodiment of the invention, a processor is configured to execute an instruction set. The instruction set includes a vector friendly instruction format. The vector friendly instruction format has a plurality of fields including a base operation field, a modifier field, an augmentation operation field, and a data element width field, wherein the first instruction format supports different versions of base operations and different augmentation operations through placement of different values in the base operation field, the modifier field, the alpha field, the beta field, and the data element width field, and wherein only one of the different values may be placed in each of the base operation field, the modifier field, the alpha field, the beta field, and the data element width field on each occurrence of an instruction in the first instruction format in instruction streams.
摘要翻译: 一种向量友好的指令格式及其执行。 根据本发明的一个实施例,处理器被配置为执行指令集。 指令集包括向量友好指令格式。 向量友好指令格式具有多个字段,包括基本操作字段,修改字段,增加操作字段和数据元素宽度字段,其中第一指令格式支持不同版本的基本操作和不同的扩充操作, 基本操作字段,修饰符字段,α字段,β字段和数据元素宽度字段中的不同值,并且其中只有一个不同的值可以被放置在基本操作字段,修饰符字段, 在指令流中的第一指令格式的指令的每次出现时的alpha字段,β字段和数据元素宽度字段。
-
公开(公告)号:US20140019714A1
公开(公告)日:2014-01-16
申请号:US13993068
申请日:2011-12-30
IPC分类号: G06F9/30
CPC分类号: G06F9/30145 , G06F9/30018 , G06F9/30025 , G06F9/30036 , H03M7/46 , H03M7/6005
摘要: A processor core that includes a hardware decode unit and an execution engine unit. The hardware decode unit to decode a vector frequency expand instruction, wherein the vector frequency compress instruction includes a source operand and a destination operand, wherein the source operand specifies a source vector register that includes one or more pairs of a value and run length that are to be expanded into a run of that value based on the run length. The execution engine unit to execute the decoded vector frequency expand instruction which causes, a set of one or more source data elements in the source vector register to be expanded into a set of destination data elements comprising more elements than the set of source data elements and including at least one run of identical values which were run length encoded in the source vector register.
摘要翻译: 包括硬件解码单元和执行引擎单元的处理器核心。 所述硬件解码单元对矢量频率扩展指令进行解码,其中所述向量频率压缩指令包括源操作数和目的操作数,其中所述源操作数指定源向量寄存器,所述源向量寄存器包括一对或多对值和游程长度, 根据运行长度将其扩展为该值的运行。 执行引擎单元,用于执行解码矢量频率扩展指令,其使得源向量寄存器中的一个或多个源数据元素的集合被扩展为包括比该源数据元素集合更多的元素的一组目的地数据元素,以及 包括在源向量寄存器中运行长度编码的至少一个相同值的运行。
-
公开(公告)号:US20050166096A1
公开(公告)日:2005-07-28
申请号:US11035138
申请日:2005-01-13
申请人: Charles Yount , Melvyn Goveas
发明人: Charles Yount , Melvyn Goveas
IPC分类号: G06F9/44 , G06F11/00 , G06F11/263
CPC分类号: G06F11/263
摘要: A computer system and a computer-implemented method for generating test programs that satisfy at least one termination criterion. The computer system includes a hardware unit to transmit data. A processor is coupled to the hardware unit and to a storage device. The storage device has stored therein at least one algorithm and a plurality of routines. When the processor executes a routine(s), data is generated. The routine causes the processor to access an algorithm, generate a test program, and analyze a test program. A computer implemented method is also disclosed for generating test programs.
-
公开(公告)号:US10241792B2
公开(公告)日:2019-03-26
申请号:US13993068
申请日:2011-12-30
摘要: A processor core that includes a hardware decode unit and an execution engine unit. The hardware decode unit to decode a vector frequency expand instruction, wherein the vector frequency compress instruction includes a source operand and a destination operand, wherein the source operand specifies a source vector register that includes one or more pairs of a value and run length that are to be expanded into a run of that value based on the run length. The execution engine unit to execute the decoded vector frequency expand instruction which causes, a set of one or more source data elements in the source vector register to be expanded into a set of destination data elements comprising more elements than the set of source data elements and including at least one run of identical values which were run length encoded in the source vector register.
-
公开(公告)号:US20120168185A1
公开(公告)日:2012-07-05
申请号:US12981067
申请日:2010-12-29
申请人: John Charles Yount
发明人: John Charles Yount
IPC分类号: A62C35/00
CPC分类号: A62C3/0271 , A62C3/02 , A62C37/42
摘要: An outdoor system for mitigating the effects of wildfires on structures encourages implementation because of a low cost design and installation and because of a low impact on property aesthetics resulting from remote placement relative to the protected structure, assures testability because of minimal consequences of dispersal of non-corrosive fire retardant such as commonly available water, maximizes reliability by minimizing the number of elements that must all operate in series, compared to alternatives systems; and minimizes false alarms by using a hair trigger that must experience the direct environment of a wildfire.
摘要翻译: 用于减轻野火对结构的影响的室外系统由于设计和安装成本低,并且由于对相对于受保护结构进行远程放置而导致的对外观美观的影响较小,因此促进了实施,确保了可测试性,因为非散射 与常规可用水相比,腐蚀性阻燃剂,与替代系统相比,通过最小化必须全部串联操作的元件数量来最大限度地提高可靠性; 并通过使用必须体验野火的直接环境的头发触发来最小化虚假警报。
-
-
-
-
-