Invention Grant
- Patent Title: Sequential test access port selection in a JTAG interface
-
Application No.: US15684334Application Date: 2017-08-23
-
Publication No.: US10386411B2Publication Date: 2019-08-20
- Inventor: Venkata Narayanan Srinivasan , Manish Sharma
- Applicant: STMicroelectronics International N.V.
- Applicant Address: NL Schiphol
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Schiphol
- Agency: Crowe & Dunlevy
- Main IPC: G01R31/317
- IPC: G01R31/317 ; G01R31/3185

Abstract:
A JTAG interface in an IC includes a test mode select (TMS) pin receiving a TMS signal, a testing test access port (TAP) having a TMS signal input, a debugging test access port (TAP) having a TMS signal and glue logic coupled to receive a first output from the testing TAP and a second output from the debugging TAP. A flip-flop receives input from the testing TAP and the debugging TAP through the glue logic. A first AND gate has output coupled to the TMS signal input of the debugging TAP, and receives input from an output of the flip-flop and the TMS signal. An inverter has an input coupled to receive input from the flip-flop. A second AND gate has output coupled to the TMS signal input of the testing TAP, and receives input from the TMS signal and output of the inverter.
Public/Granted literature
- US20190064271A1 SEQUENTIAL TEST ACCESS PORT SELECTION IN A JTAG INTERFACE Public/Granted day:2019-02-28
Information query