Invention Grant
- Patent Title: Stacked indium gallium arsenide nanosheets on silicon with bottom trapezoid isolation
-
Application No.: US15819567Application Date: 2017-11-21
-
Publication No.: US10388727B2Publication Date: 2019-08-20
- Inventor: Takashi Ando , Pouya Hashemi , Mahmoud Khojasteh , Alexander Reznicek
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Tutunjian & Bitetto, P.C.
- Agent L. Jeffrey Kelly
- Main IPC: H01L27/12
- IPC: H01L27/12 ; H01L29/06 ; H01L21/02 ; H01L29/66 ; H01L21/306 ; H01L29/423 ; H01L29/786

Abstract:
A method of forming a nanosheet semiconductor device that includes epitaxially forming a stack of at least two repeating nanosheets, the at least two repeating nanosheets including a first nanosheet layer of a first III-V semiconductor material and a second nanosheet layer of a second III-V semiconductor material. A sacrificial gate structure is formed on the stack of the at least two repeating nanosheets. Source and drain regions are epitaxially formed on the second nanosheet layer. The sacrificial gate structure is removed to provide a gate opening. An etch process removes the first nanosheet layer selectively to the second nanosheet layer, wherein the etch process is selective to facets of the material for the first nanosheet layer to provide an inverted apex at the base of the stack. A dielectric layer is deposited filling the inverted apex. A functional gate structure is formed in the gate opening.
Public/Granted literature
- US20190157386A1 STACKED INDIUM GALLIUM ARSENIDE NANOSHEETS ON SILICON WITH BOTTOM TRAPEZOID ISOLATION Public/Granted day:2019-05-23
Information query
IPC分类: