Invention Grant
- Patent Title: Hybrid trigate and nanowire CMOS device architecture
-
Application No.: US15745417Application Date: 2015-09-24
-
Publication No.: US10411090B2Publication Date: 2019-09-10
- Inventor: Cory E. Weber , Rishabh Mehandru , Stephen M. Cea
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- International Application: PCT/US2015/051979 WO 20150924
- International Announcement: WO2017/052554 WO 20170330
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L21/8238 ; H01L27/092 ; H01L21/02 ; H01L21/306 ; H01L21/324 ; H01L29/08 ; H01L29/10 ; H01L29/161 ; H01L29/66

Abstract:
Hybrid trigate and nanowire CMOS device architecture, and methods of fabricating hybrid trigate and nanowire CMOS device architecture, are described. For example, a semiconductor structure includes a semiconductor device of a first conductivity type having a plurality of vertically stacked nanowires disposed above a substrate. The semiconductor structure also includes a semiconductor device of a second conductivity type opposite the first conductivity type, the second semiconductor device having a semiconductor fin disposed above the substrate.
Public/Granted literature
- US20180212023A1 HYBRID TRIGATE AND NANOWIRE CMOS DEVICE ARCHITECTURE Public/Granted day:2018-07-26
Information query
IPC分类: