- 专利标题: Method of fabricating semiconductor device
-
申请号: US15093145申请日: 2016-04-07
-
公开(公告)号: US10411119B2公开(公告)日: 2019-09-10
- 发明人: Jae-Hwan Lee , Sangsu Kim , Sanghyuk Hong , Seung Mo Ha
- 申请人: Jae-Hwan Lee , Sangsu Kim , Sanghyuk Hong , Seung Mo Ha
- 申请人地址: KR Gyeonggi-do
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: KR Gyeonggi-do
- 代理机构: Harness, Dickey & Pierce, P.L.C.
- 优先权: KR10-2015-0063252 20150506
- 主分类号: H01L29/66
- IPC分类号: H01L29/66 ; H01L21/02 ; H01L21/311 ; H01L29/40 ; H01L29/08
摘要:
A method of fabricating a semiconductor device includes forming an active pattern protruding from a substrate, forming a liner layer on the active pattern, forming a sacrificial gate pattern on the liner layer and crossing the active pattern, forming source/drain regions on the active pattern and at both sides of the sacrificial gate pattern, forming an interlayer insulating layer to cover the source/drain regions, forming capping insulating patterns on the interlayer insulating layer to expose the sacrificial gate pattern, and removing the sacrificial gate pattern and the liner layer by an etching process using the capping insulating patterns as an etch mask to form a gap region exposing the active pattern. The active pattern includes a material having a lattice constant greater than a lattice constant of the substrate, and the capping insulating patterns include a material having an etch selectivity with respect to the liner layer.
公开/授权文献
- US20160329414A1 METHOD OF FABRICATING SEMICONDUCTOR DEVICE 公开/授权日:2016-11-10
信息查询
IPC分类: