Invention Grant
- Patent Title: Semiconductor SRAM circuit having a plurality of MOSFETS controlling ground potential
-
Application No.: US15887190Application Date: 2018-02-02
-
Publication No.: US10446224B2Publication Date: 2019-10-15
- Inventor: Masanao Yamaoka , Kenichi Osada , Kazumasa Yanagisawa
- Applicant: RENESAS ELECTRONICS CORPORATION
- Applicant Address: JP Tokyo
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Tokyo
- Agency: Mattingly & Malur, PC
- Priority: JP2002-371751 20021224
- Main IPC: G11C11/417
- IPC: G11C11/417 ; G11C5/14

Abstract:
When threshold voltages of constituent transistors are reduced in order to operate an SRAM circuit at a low voltage, there is a problem in that a leakage current of the transistors is increased and, as a result, electric power consumption when the SRAM circuit is not operated while storing data is increased. Therefore, there is provided a technique for reducing the leakage current of MOS transistors in SRAM memory cells MC by controlling a potential of a source line ssl of the driver MOS transistors in the memory cells.
Public/Granted literature
- US20180158511A1 SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2018-06-07
Information query
IPC分类: