Invention Grant
- Patent Title: Formation of termination structures in stacked memory arrays
-
Application No.: US16160146Application Date: 2018-10-15
-
Publication No.: US10658380B2Publication Date: 2020-05-19
- Inventor: Matthew J. King , Anilkumar Chandolu , Indra V. Chary , Darwin A. Clampitt , Gordon Haller , Thomas George , Brett D. Lowe , David A. Daycock
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Brooks, Cameron & Huebsch, PLLC
- Main IPC: H01L27/115
- IPC: H01L27/115 ; H01L27/11582 ; H01L27/1157 ; H01L27/11526 ; H01L27/11556 ; H01L27/11524 ; H01L27/11573

Abstract:
In an example, a method of forming a stacked memory array includes forming a stack of alternating first and second dielectrics, forming a termination structure through the stack, the termination structure comprising a dielectric liner around a conductor, forming a set of contacts concurrently with forming the termination structure, forming a third dielectric over an upper surface of the stack and an upper surface of the termination structure, forming a first opening through the third dielectric and the stack between first and second groups of semiconductor structures so that the first opening exposes an upper surface of the conductor, and removing the conductor from the termination structure to form a second opening lined with the dielectric liner. In some examples, the dielectric liner can include a rectangular or a triangular tab or a pair of prongs that can have a rectangular profile or that can be tapered.
Information query
IPC分类: