Invention Grant
- Patent Title: Data and clock synchronization and variation compensation apparatus and method
-
Application No.: US16178346Application Date: 2018-11-01
-
Publication No.: US10706900B2Publication Date: 2020-07-07
- Inventor: Navindra Navaratnam , Nasser A. Kurd , Bee Min Teng , Raymond Chong , Nasirul I. Chowdhury , Ali M. El-Husseini
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Green, Howard, & Mughal LLP
- Main IPC: G11C29/50
- IPC: G11C29/50 ; G11C7/22 ; H03K5/135 ; G11C7/10 ; H01L25/18 ; H03K5/00 ; H01L23/00

Abstract:
An apparatus is provided for mitigating uncertainties in process, voltage, random, and systematic variations between first and second dies. The first die comprises a clock compensator to adjust one or more signal characteristics of an input clock, and to provide first and second clocks; a data transmitter to sample data with a version of the first clock and to transmit the sampled data to a data receiver of the second die, wherein the data receiver is to receive the sampled data and generate a received data; and a clock transmitter to transmit the second clock to a clock receiver of the second die, wherein the clock receiver is to generate a third clock, wherein a phase of the third clock is adjusted to generate a fourth clock, wherein a delayed version of the fourth clock is received by a sampler coupled to the data receiver to sample the received data.
Public/Granted literature
- US20200143853A1 DATA AND CLOCK SYNCHRONIZATION AND VARIATION COMPENSATION APPARATUS AND METHOD Public/Granted day:2020-05-07
Information query