- Patent Title: Bias circuit with a replica circuit for an amplifier circuit and a generation circuit supplying bias voltage to the replica and amplifier circuits and optical receiver
-
Application No.: US16037222Application Date: 2018-07-17
-
Publication No.: US10715090B2Publication Date: 2020-07-14
- Inventor: Yasufumi Sakai , Yoshiyasu Doi
- Applicant: FUJITSU LIMITED
- Applicant Address: JP Kawasaki
- Assignee: FUJITSU LIMITED
- Current Assignee: FUJITSU LIMITED
- Current Assignee Address: JP Kawasaki
- Agency: Fujitsu Patent Center
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@520964a4
- Main IPC: H03F3/08
- IPC: H03F3/08 ; H04B10/69 ; H03K3/356 ; G01J1/44 ; H03F1/30 ; H03F3/30 ; H03F3/345

Abstract:
A bias circuit includes a replica circuit for an amplifier circuit using a cascode type inverter, and a generation circuit that generates a bias voltage that causes a drain voltage of an input stage transistor of the amplifier circuit to be a saturation drain voltage, based on an output voltage of the replica circuit, and supplies the generated bias voltage to a cascode element of the amplifier circuit and a cascode element of the replica circuit.
Public/Granted literature
- US20190028071A1 BIAS CIRCUIT AND OPTICAL RECEIVER Public/Granted day:2019-01-24
Information query