Invention Grant
- Patent Title: Techniques for multi-read and multi-write of memory circuit
-
Application No.: US16226385Application Date: 2018-12-19
-
Publication No.: US10755771B2Publication Date: 2020-08-25
- Inventor: Muhammad M. Khellah , Somnath Paul , Charles Augustine , Turbo Majumder , Suyoung Bang
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C13/00 ; G11C11/419 ; G11C11/412 ; G11C7/12 ; G11C7/10 ; G11C11/418 ; G11C7/22

Abstract:
Embodiments include apparatuses, methods, and systems to implement a multi-read and/or multi-write process with a set of memory cells. The set of memory cells may be multiplexed with a same sense amplifier. As part of a multi-read process, a memory controller coupled to a memory circuit may precharge the bit lines associated with the set of memory cells, provide a single assertion of a word line signal on the word line, and then sequentially read data from the set of memory cells (using the sense amplifier) based on the precharge and the single assertion of the word line signal. Additionally, or alternatively, a multi-write process may be performed to sequentially write data to the set of memory cells based on one precharge of the associated bit lines. Other embodiments may be described and claimed.
Public/Granted literature
- US20190198093A1 TECHNIQUES FOR MULTI-READ AND MULTI-WRITE OF MEMORY CIRCUIT Public/Granted day:2019-06-27
Information query