Invention Grant
- Patent Title: SLC page read
-
Application No.: US15799655Application Date: 2017-10-31
-
Publication No.: US10755793B2Publication Date: 2020-08-25
- Inventor: Harish Singidi , Scott Stoller , Jung Sheng Hoei , Ashutosh Malshe , Gianni Stephen Alsasua , Kishore Kumar Muchherla
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G11C16/34
- IPC: G11C16/34 ; G11C16/28 ; G11C11/56 ; G11C16/26 ; G11C16/04

Abstract:
NAND memory devices are described that utilize higher read-margin cell types to provide a more granular read disturb indicator without utilizing dummy cells. For example, a NAND architecture may have some cells that are configured as SLC or MLC cells. SLC or MLC cells have more read disturb margin—that is these cells can withstand more read disturb current leakage into the cell before a bit error occurs than TLC or QLC cells. These higher margin cells may serve as the read disturb indicator for a group of cells that have a comparatively lower read disturb margin. Since there are more pages of these higher margin cells than there are pages of dummy cells, these indicators may serve a smaller group of pages than the dummy pages. This reduces the time needed to complete a read disturb scan as fewer pages need to be scanned.
Public/Granted literature
- US20190130983A1 SLC PAGE READ Public/Granted day:2019-05-02
Information query