Invention Grant
- Patent Title: Multi-component cell architectures for a memory device
-
Application No.: US16385636Application Date: 2019-04-16
-
Publication No.: US10985212B2Publication Date: 2021-04-20
- Inventor: Innocenzo Tortorelli
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: G11C13/00
- IPC: G11C13/00 ; G11C11/56 ; G11C7/00 ; H01L23/528 ; H01L27/24 ; H01L45/00

Abstract:
Methods, systems, and devices for multi-component cell architectures for a memory device are described. A memory device may include self-selecting memory cells that include multiple self-selecting memory components (e.g., multiple layers or other segments of a self-selecting memory material, separated by electrodes). The multiple self-selecting memory components may be configured to collectively store one logic state based on the polarity of a programming pulse applied to the memory cell. The multiple memory component layers may be collectively (concurrently) programmed and read. The multiple self-selecting memory components may increase the size of a read window of the memory cell when compared to a memory cell with a single self-selecting memory component. The read window for the memory cell may correspond to the sum of the read windows of each self-selecting memory component.
Public/Granted literature
- US20200335551A1 MULTI-COMPONENT CELL ARCHITECTURES FOR A MEMORY DEVICE Public/Granted day:2020-10-22
Information query