- 专利标题: Adaptive peripheral component interconnect express link substate initiation for optimal performance and power savings
-
申请号: US15070381申请日: 2016-03-15
-
公开(公告)号: US11029748B2公开(公告)日: 2021-06-08
- 发明人: Neven Klacar , Muralidhar Krishnamoorthy , Hariharan Sukumar
- 申请人: QUALCOMM Incorporated
- 申请人地址: US CA San Diego
- 专利权人: QUALCOMM Incorporated
- 当前专利权人: QUALCOMM Incorporated
- 当前专利权人地址: US CA San Diego
- 代理机构: Loza & Loza, LLP
- 主分类号: G06F1/3234
- IPC分类号: G06F1/3234 ; G06F1/3206 ; G06F13/42 ; G06F1/3237 ; G06F1/3215 ; G06F13/10 ; G06F13/28 ; G06F13/40
摘要:
Systems, methods, and apparatus for adaptively modifying latency times governing entry of a PCIe interface into low power states are described. A method performed by a controller of a PCIe interface includes determining that a burst of data is being transmitted on a PCIe link, configuring a timer to signal when an entry latency period has elapsed after determining that a PCIe link has entered an idle state, causing one or more circuits of the PCIe interface to enter a low-power state when the timer signals that the entry latency period has elapsed before the PCIe link becomes active, and increasing the entry latency period when a number of entries of the PCIe interface to the low-power state that occurs during transmission of the burst of data exceeds a threshold maximum number.
公开/授权文献
信息查询