- 专利标题: Modulation of programming voltage during cycling
-
申请号: US16914408申请日: 2020-06-28
-
公开(公告)号: US11049580B1公开(公告)日: 2021-06-29
- 发明人: Rajdeep Gautam , Ken Oowada
- 申请人: SANDISK TECHNOLOGIES LLC
- 申请人地址: US TX Addison
- 专利权人: SANDISK TECHNOLOGIES LLC
- 当前专利权人: SANDISK TECHNOLOGIES LLC
- 当前专利权人地址: US TX Addison
- 代理机构: Vierra Magen Marcus LLP
- 主分类号: G11C16/34
- IPC分类号: G11C16/34 ; G11C16/10 ; G11C16/04 ; G11C16/14 ; H01L27/11582 ; H01L27/11556 ; H01L27/11565 ; H01L27/11519
摘要:
Systems and methods for increasing cycling endurance and minimizing over programming of non-volatile memory cells by modulating the programming voltage applied to the non-volatile memory cells over time as the number of program/erase cycles increases are described. A bit count ratio based on bit counts within two threshold voltage zones may be used to determine the amount of voltage reduction in the programming voltage applied during subsequent programming operations. For example, if the bit count ratio is between 0.02 and 0.05, then the reduction in the programming voltage may be 100 mV; if the bit count ratio is between 0.05 and 0.10, then the reduction in the programming voltage may be 200 mV. The modulation (e.g., the reduction) of the programming voltage may be performed at varying cycle intervals depending on the total number of program/erase cycles for a memory block and/or the bit count ratio.
信息查询