Invention Grant
- Patent Title: Connectivity verification for flip-chip and advanced packaging technologies
-
Application No.: US16740296Application Date: 2020-01-10
-
Publication No.: US11099229B2Publication Date: 2021-08-24
- Inventor: Sanjay Sunder , Prajwal M. Kasturi , Joseph V. Pampanin , Craig S. Appel
- Applicant: Cisco Technology, Inc.
- Applicant Address: US CA San Jose
- Assignee: Cisco Technology, Inc.
- Current Assignee: Cisco Technology, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Patterson + Sheridan, LLP
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
The fault detection system described provides an efficient method to test and monitor component to component connectivity in an electronic package using on chip test circuits and on chip components, which reduces the need for external testing equipment and analysis. The on chip nature allows for both real time testing in the assembly process of the electronic packages and during use of the electronic package by determining an on chip reference measurement and using the reference measurement to determine an operational status of the package.
Public/Granted literature
- US20210215754A1 CONNECTIVITY VERIFICATION FOR FLIP-CHIP AND ADVANCED PACKAGING TECHNOLOGIES Public/Granted day:2021-07-15
Information query