- 专利标题: Scalable 2.5D interface circuitry
-
申请号: US17037642申请日: 2020-09-29
-
公开(公告)号: US11194757B2公开(公告)日: 2021-12-07
- 发明人: Chee Hak Teh , Arifur Rahman
- 申请人: Altera Corporation
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Fletcher Yoder, P.C.
- 主分类号: G06F15/78
- IPC分类号: G06F15/78 ; G06F13/00 ; G06F13/40 ; G06F13/38 ; G06F13/42 ; G06F1/06 ; G06F1/10
摘要:
A multichip package having a main die coupled to one or more daughter dies is provided. The main die may include embedded universal interface blocks (UIB) each of which can be used to interface with a corresponding daughter die to support high bandwidth parallel or serial communications. Each UIB may include an integrated processor subsystem and associated pattern sequencing logic to perform interface initialization and margining operations. Each UIB may perform simultaneous accesses to a daughter die across one or more channels. Each UIB may also include multiple phase-locked loop circuits for providing different clock signals to different portions of the UIB and a 2× clock phase generation logic. Each UIB may include multiple IO modules, each of which may optionally include its own duty cycle correction circuit. Each IO module may include buffer circuits, each of which may have a de-emphasis control logic for adjusting buffer drive strength.
公开/授权文献
- US20210011878A1 SCALABLE 2.5D INTERFACE CIRCUITRY 公开/授权日:2021-01-14
信息查询