Invention Grant
- Patent Title: Process to reduce plasma induced damage
-
Application No.: US17006261Application Date: 2020-08-28
-
Publication No.: US11380801B2Publication Date: 2022-07-05
- Inventor: Jianheng Li , Lai Zhao , Yujia Zhai , Soo Young Choi
- Applicant: Applied Materials, Inc.
- Applicant Address: US CA Santa Clara
- Assignee: Applied Materials, Inc.
- Current Assignee: Applied Materials, Inc.
- Current Assignee Address: US CA Santa Clara
- Agency: Patterson + Sheridan, LLP
- Main IPC: H01L29/786
- IPC: H01L29/786 ; H01L21/02 ; H01L51/05 ; H01L27/12 ; H01L29/45 ; H01L27/32 ; H01L29/66

Abstract:
Embodiments described herein provide thin film transistors (TFTs) and processes to reduce plasma induced damage in TFTs. In one embodiment, a buffer layer is disposed over a substrate and a semiconductor layer is disposed over the buffer layer. A gate dielectric layer is disposed over the semiconductor layer. The gate dielectric layer contacts the semiconductor layer at an interface. The gate electrode is disposed over the gate dielectric layer. The gate dielectric layer has a Dit of about 5e10 cm−2 eV−1 to about 5e11 cm−2 eV−1 and a hysteresis of about 0.10 V to about 0.30 V improve performance capability of the TFT while having a breakdown field between about 6 MV/cm and about 10 MV/cm.
Information query
IPC分类: