Invention Grant
- Patent Title: Multi-metal fill with self-aligned patterning and dielectric with voids
-
Application No.: US16722621Application Date: 2019-12-20
-
Publication No.: US11422475B2Publication Date: 2022-08-23
- Inventor: Tai-I Yang , Wei-Chen Chu , Hsiang-Wei Liu , Shau-Lin Shue , Li-Lin Su , Yung-Hsu Wu
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- Main IPC: G03F7/20
- IPC: G03F7/20 ; H01L21/768 ; G03F7/004 ; G03F7/00 ; G03F7/09

Abstract:
Photolithography overlay errors are a source of patterning defects, which contribute to low wafer yield. An interconnect formation process that employs a patterning photolithography/etch process with self-aligned interconnects is disclosed herein. The interconnection formation process, among other things, improves a photolithography overlay (OVL) margin since alignment is accomplished on a wider pattern. In addition, the patterning photolithography/etch process supports multi-metal gap fill and low-k dielectric formation with voids.
Information query
IPC分类: