- 专利标题: Wrap around silicide for FinFETs
-
申请号: US16883227申请日: 2020-05-26
-
公开(公告)号: US11437479B2公开(公告)日: 2022-09-06
- 发明人: Kuo-Cheng Chiang , Chi-Wen Liu , Ying-Keung Leung
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 申请人地址: TW Hsinchu
- 专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人地址: TW Hsinchu
- 代理机构: Slater Matsil, LLP
- 主分类号: H01L29/417
- IPC分类号: H01L29/417 ; H01L29/66 ; H01L21/8234 ; H01L21/84 ; H01L27/092 ; H01L29/78 ; H01L21/8238 ; H01L27/108 ; H01L27/12 ; H01L27/088 ; H01L29/06 ; H01L29/45
摘要:
A method includes forming a gate stack on a middle portion of s semiconductor fin, and forming a first gate spacer on a sidewall of the gate stack. After the first gate spacer is formed, a template dielectric region is formed to cover the semiconductor fin. The method further includes recessing the template dielectric region. After the recessing, a second gate spacer is formed on the sidewall of the gate stack. The end portion of the semiconductor fin is etched to form a recess in the template dielectric region. A source/drain region is epitaxially grown in the recess.
公开/授权文献
- US20200287041A1 Wrap Around Silicide for FinFETs 公开/授权日:2020-09-10
信息查询
IPC分类: