Invention Grant
- Patent Title: On-die termination of address and command signals
-
Application No.: US17222388Application Date: 2021-04-05
-
Publication No.: US11468928B2Publication Date: 2022-10-11
- Inventor: Ian Shaeffer , Kyung Suk Oh
- Applicant: Rambus Inc.
- Applicant Address: US CA San Jose
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA San Jose
- Agency: Morgan, Lewis & Bockius LLP
- Main IPC: G11C5/06
- IPC: G11C5/06 ; G11C7/22 ; G11C29/02 ; G11C11/4063 ; G11C5/04 ; G11C11/4097 ; G11C7/18 ; G11C5/02

Abstract:
A system has a plurality of memory devices arranged in a fly-by topology, each having on-die termination (ODT) circuitry for connecting to an address and control (RQ) bus. The ODT circuitry of each memory device includes a set of one or more control registers for controlling on-die termination of one or more signal lines of the RQ bus. A memory controller sends register values, for storage in a plurality of registers of a respective memory device. The register values include register values that represent one or more impedance values of on-die termination (ODT) impedances to apply to the respective inputs of the respective memory device that receive the CA signals, and one or more register values to selectively enable application of a chip select ODT impedance to the chip select input of the respective memory device.
Public/Granted literature
- US20210225417A1 On-Die Termination of Address and Command Signals Public/Granted day:2021-07-22
Information query