- 专利标题: Network chip yield improvement architectures and techniques
-
申请号: US16940003申请日: 2020-07-27
-
公开(公告)号: US11481350B1公开(公告)日: 2022-10-25
- 发明人: Srinivas Gangam , Ajit Kumar Jain , Anurag Kumar Jain , Avinash Gyanendra Mani , Mohammad Kamel Issa
- 申请人: Innovium, Inc.
- 申请人地址: US CA San Jose
- 专利权人: Innovium, Inc.
- 当前专利权人: Innovium, Inc.
- 当前专利权人地址: US CA San Jose
- 代理机构: Wong & Rees LLP
- 主分类号: G06F13/40
- IPC分类号: G06F13/40 ; H03M9/00 ; G06F13/42
摘要:
Network chip utility is improved using multi-core architectures with auxiliary wiring between cores to permit cores to utilize components from otherwise inactive cores. The architectures permit, among other advantages, the re-purposing of functional components that reside in defective or otherwise non-functional cores. For instance, a four-core network chip with certain defects in three or even four cores could still, through operation of the techniques described herein, be utilized in a two or even three-core capacity. In an embodiment, the auxiliary wiring may be used to redirect data from a Serializer/Deserializer (“SerDes”) block of a first core to packet-switching logic on a second core, and vice-versa. In an embodiment, the auxiliary wiring may be utilized to circumvent defective components in the packet-switching logic itself. In an embodiment, a core may utilize buffer memories, forwarding tables, or other resources from other cores instead of or in addition to its own.
信息查询