- 专利标题: Method of forming an integrated chip having a cavity between metal features
-
申请号: US16923424申请日: 2020-07-08
-
公开(公告)号: US11482447B2公开(公告)日: 2022-10-25
- 发明人: Hsi-Wen Tien , Chung-Ju Lee , Chih Wei Lu , Hsin-Chieh Yao , Shau-Lin Shue , Yu-Teng Dai , Wei-Hao Liao
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人地址: TW Hsin-Chu
- 代理机构: Eschweiler & Potashnik, LLC
- 主分类号: H01L21/768
- IPC分类号: H01L21/768 ; H01L21/8234 ; H01L23/528 ; H01L23/532 ; H01L23/522
摘要:
The present disclosure relates to an integrated chip. The integrated chip comprises a dielectric layer over a substrate. A first metal feature is over the dielectric layer. A second metal feature is over the dielectric layer and is laterally adjacent to the first metal feature. A first dielectric liner segment extends laterally between the first metal feature and the second metal feature along an upper surface of the dielectric layer. The first dielectric liner segment extends continuously from along the upper surface of the dielectric layer, to along a sidewall of the first metal feature that faces the second metal feature, and to along a sidewall of the second metal feature that faces the first metal feature. A first cavity is laterally between sidewalls of the first dielectric liner segment and is above an upper surface of the first dielectric liner segment.
公开/授权文献
- US20220013403A1 INTEGRATED CHIP WITH CAVITY STRUCTURE 公开/授权日:2022-01-13
信息查询
IPC分类: