Invention Grant
- Patent Title: Methods and apparatus to simulate metastability for circuit design verification
-
Application No.: US17246136Application Date: 2021-04-30
-
Publication No.: US11531798B2Publication Date: 2022-12-20
- Inventor: Sudhakar Surendran , Venkatraman Ramakrishnan
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Carl G. Peterson; Frank D Cimino
- Priority: IN202141007687 20210224
- Main IPC: G06F30/3312
- IPC: G06F30/3312 ; G06F30/327 ; G06F30/367 ; G06F30/398 ; G06F119/02 ; G06F117/04

Abstract:
Methods, apparatus, systems and articles of manufacture are disclosed to simulate metastability for circuit design verification. An example apparatus includes an input handler to receive circuit design data indicative of a circuit design, a circuit modeler to generate a simulation model based on the circuit design data, a simulator to simulate operation of the circuit design based on the simulation model, a metastability injector to insert metastability logic into the simulation model during the simulation, and a metastability controller to control the metastability logic during the simulation.
Public/Granted literature
- US20220269845A1 METHODS AND APPARATUS TO SIMULATE METASTABILITY FOR CIRCUIT DESIGN VERIFICATION Public/Granted day:2022-08-25
Information query