Invention Grant
- Patent Title: Digitally coordinated dynamically adaptable clock and voltage supply apparatus and method
-
Application No.: US16550134Application Date: 2019-08-23
-
Publication No.: US11537375B2Publication Date: 2022-12-27
- Inventor: Julien Sebot , Edward A. Burton , Nasser A. Kurd , Jonathan Douglas
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: G06F1/00
- IPC: G06F1/00 ; G06F8/41 ; H03L7/08 ; G06F9/30 ; G06F15/76

Abstract:
An apparatus and method is described that digitally coordinates dynamically adaptable clock and voltage supply to significantly reduce the energy consumed by a processor without impacting its performance or latency. A signal is generated that indicates a long latency operation. This signal is used to reduce power supply voltage and frequency of the adaptable clock. An early resume indicator is generated a few nanoseconds before normal operations are about to resume. This early resume signal is used to power up the power-downed voltage regulator, and/or can increase frequency and/or supply voltage back to normal level before normal processor operations are about to resume.
Public/Granted literature
- US20210055921A1 DIGITALLY COORDINATED DYNAMICALLY ADAPTABLE CLOCK AND VOLTAGE SUPPLY APPARATUS AND METHOD Public/Granted day:2021-02-25
Information query