Invention Grant
- Patent Title: Timing chains for accessing memory cells
-
Application No.: US17466655Application Date: 2021-09-03
-
Publication No.: US11574665B2Publication Date: 2023-02-07
- Inventor: Eric Carman
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: G11C7/22
- IPC: G11C7/22 ; G11C7/06 ; G06F13/16 ; G11C11/4093 ; G11C16/26

Abstract:
Methods, systems, and devices for timing chains for accessing memory cells are described to implement some delays at logic circuitry under an array of memory cells. The memory array logic may represent CMOS under array logic circuitry. A bank group logic may generate a first memory operation and a longer delay corresponding to a timing between the first operation and a second operation. The first operation may represent an access operation, a precharging operation, or the like. The memory array logic may be signaled regarding the first operation and may generate one or more smaller delays associated with one or more sub-operations of the first operation. The smaller delays may be tunable, which may support a memory device or controller to implement operations or sub-operations with different timings based on different processes, different memory cell characteristics, or different temperatures, among other examples.
Public/Granted literature
- US20210398576A1 TIMING CHAINS FOR ACCESSING MEMORY CELLS Public/Granted day:2021-12-23
Information query