Invention Grant
- Patent Title: Pulse width modulator with reduced pulse width
-
Application No.: US17931043Application Date: 2022-09-09
-
Publication No.: US11646741B2Publication Date: 2023-05-09
- Inventor: Prashutosh Gupta , Ankit Gupta
- Applicant: STMICROELECTRONICS INTERNATIONAL N.V.
- Applicant Address: CH Geneva
- Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
- Current Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
- Current Assignee Address: CH Geneva
- Agency: Seed IP Law Group LLP
- Main IPC: H03L7/081
- IPC: H03L7/081 ; H03L7/085

Abstract:
An integrated circuit includes a pulse width modulator. The pulse width modulator includes a multiplexer that receives a plurality of data delay signals. Each of the data delay signals is based on a data signal and a respective clock phase signal. The multiplexer includes a first multiplexer stage and a second multiplexer stage. The first multiplexer stage receives all of the data delay signals and has a relatively large delay. The second multiplexer stage receives to output signals from the first multiplexer stage and has a relatively small delay. The second multiplexer stage outputs a pulse width modulation signal that can have a pulse width corresponding to the offset between two adjacent clock phase signals.
Public/Granted literature
- US20230006679A1 PULSE WIDTH MODULATOR WITH REDUCED PULSE WIDTH Public/Granted day:2023-01-05
Information query