Invention Grant
- Patent Title: Semiconductor device, memory device, and electronic device
-
Application No.: US17377757Application Date: 2021-07-16
-
Publication No.: US11657867B2Publication Date: 2023-05-23
- Inventor: Tatsuya Onuki , Takanori Matsuzaki , Kiyoshi Kato , Shunpei Yamazaki
- Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
- Applicant Address: JP Atsugi
- Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee Address: JP Atsugi
- Agency: Fish & Richardson P.C.
- Priority: JP 2017170814 2017.09.06 JP 18034610 2018.02.28
- Main IPC: G11C11/40
- IPC: G11C11/40 ; G11C11/4091 ; G11C5/02 ; G11C5/06 ; H01L27/108

Abstract:
A memory device in which bit line parasitic capacitance is reduced is provided. The memory device includes a sense amplifier electrically connected to a bit line and a memory cell array stacked over the sense amplifier. The memory cell array includes a plurality of memory cells. The plurality of memory cells are each electrically connected to a bit line. A portion for leading the bit lines is not provided in the memory cell array. Thus, the bit line can be shortened and the bit line parasitic capacitance is reduced.
Public/Granted literature
- US20210343329A1 SEMICONDUCTOR DEVICE, MEMORY DEVICE, AND ELECTRONIC DEVICE Public/Granted day:2021-11-04
Information query