Invention Grant
- Patent Title: Controlling NAND operation latency
-
Application No.: US17521340Application Date: 2021-11-08
-
Publication No.: US11663120B2Publication Date: 2023-05-30
- Inventor: Giuseppe D'Eliseo , Luigi Esposito , Xinghui Duan , Lucia Santojanni , Massimo Iaculo
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G06F12/02
- IPC: G06F12/02 ; G11C16/10

Abstract:
Devices and techniques for controlling NAND operation latency are described herein. A controlled can receive a write request. The controller can then calculate a number of garbage collection operations to perform on a physical block that is closed. Here, the calculation includes adding a logical-to-physical (L2P) region search ratio to a cadence calculation for garbage collection. Garbage collection operations can be performed on the physical block in accordance with the calculated number of garbage collection operations to perform. Then, the controller can perform the write request in response to completing the calculated number of garbage collection operations.
Public/Granted literature
- US20220066926A1 CONTROLLING NAND OPERATION LATENCY Public/Granted day:2022-03-03
Information query