Invention Grant
- Patent Title: Power efficient and scalable co-packaged optical devices
-
Application No.: US17478095Application Date: 2021-09-17
-
Publication No.: US11689289B2Publication Date: 2023-06-27
- Inventor: Domenico Di Mola , Steven B. Alleston , Zhen Qu , Ryan Holmes
- Applicant: Juniper Networks, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Juniper Networks, Inc.
- Current Assignee: Juniper Networks, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Schwegman, Lundberg & Woessner, P.A.
- Main IPC: H04B10/40
- IPC: H04B10/40 ; H04L1/00 ; H04L27/34

Abstract:
A co-packaged optical-electrical chip can include an application-specific integrated circuit (ASIC) and a plurality of optical modules, such as optical transceivers. The ASIC and each of the optical modules can exchange electrical signaling via integrated electrical paths. The ASIC can include Ethernet switch, error correction, bit-to-symbol mapping/demapping, and digital signal processing circuits to pre-compensate and post-compensate channel impairments (e.g., inter-channel/intra-channel impairments) in electrical and optical domains. The co-packaged inter-chip interface can be scaled to handle different data rates using spectral efficient signaling formats (e.g., QAM-64, PAM-8) without adding additional data lines to a given design and without significantly increasing the power consumption of the design.
Public/Granted literature
- US20220103261A1 POWER EFFICIENT AND SCALABLE CO-PACKAGED OPTICAL DEVICES Public/Granted day:2022-03-31
Information query