Invention Grant
- Patent Title: Dynamic allocation of cache memory as RAM
-
Application No.: US17462777Application Date: 2021-08-31
-
Publication No.: US11704245B2Publication Date: 2023-07-18
- Inventor: Rohit Natarajan , Jurgen M. Schulz , Christopher D. Shuler , Rohit K. Gupta , Thomas T. Zou , Srinivasa Rangan Sridharan
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cupertino
- Agency: Kowert, Hood, Munyon, Rankin & Goetzel, P.C.
- Agent Scott W. Pape; Dean M. Munyon
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F12/0802

Abstract:
An apparatus includes a cache controller circuit and a cache memory circuit that further includes cache memory having a plurality of cache lines. The cache controller circuit may be configured to receive a request to reallocate a portion of the cache memory circuit that is currently in use. This request may identify an address region corresponding to one or more of the cache lines. The cache controller circuit may be further configured, in response to the request, to convert the one or more cache lines to directly-addressable, random-access memory (RAM) by excluding the one or more cache lines from cache operations.
Public/Granted literature
- US20230067307A1 Dynamic Allocation of Cache Memory as RAM Public/Granted day:2023-03-02
Information query