Invention Grant
- Patent Title: Package interface with improved impedance continuity
-
Application No.: US17194390Application Date: 2021-03-08
-
Publication No.: US11756905B2Publication Date: 2023-09-12
- Inventor: Mengying Ma , Xike Liu , Xiangxiang Ye , Xin Wang
- Applicant: Credo Technology Group Limited
- Applicant Address: KY Grand Cayman
- Assignee: Credo Technology Group Limited
- Current Assignee: Credo Technology Group Limited
- Current Assignee Address: KY Grand Cayman
- Agency: Ramey LLP
- Agent Daniel J. Krueger
- Priority: CN 2010469318.X 2020.05.28
- Main IPC: H01L23/66
- IPC: H01L23/66 ; H03H11/28 ; H03M9/00 ; H01L23/00 ; H01L23/498

Abstract:
An illustrative embodiment of a packaged integrated circuit includes: an integrated circuit chip having a SerDes signal pad; and a package substrate having a core via and an arrangement of micro-vias connecting the SerDes signal pad to an external contact for solder ball connection to a PCB trace. The core via has a first parasitic capacitance, the solder ball connection is associated with a second parasitic capacitance, and the arrangement of micro-vias provides a pi-network inductance that improves connection impedance matching. An illustrative method embodiment includes: obtaining an expected impedance of the PCB trace; determining parasitic capacitances of a core via and a solder ball connection to the PCB trace; minimizing the core via capacitance; calculating a pi-network inductance that improves impedance matching with the PCB trace; and adjusting a micro-via arrangement between the core via and the solder ball connection to provide the pi-network inductance.
Public/Granted literature
- US20210375798A1 Package Interface with Improved Impedance Continuity Public/Granted day:2021-12-02
Information query
IPC分类: