Invention Grant
- Patent Title: Controlling memory including managing a correction value table
-
Application No.: US17202432Application Date: 2021-03-16
-
Publication No.: US11776651B2Publication Date: 2023-10-03
- Inventor: Masanobu Shirakawa , Hideki Yamada , Marie Takada
- Applicant: Kioxia Corporation
- Applicant Address: JP Tokyo
- Assignee: Kioxia Corporation
- Current Assignee: Kioxia Corporation
- Current Assignee Address: JP Tokyo
- Agency: Oblon, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP 2020157850 2020.09.18
- Main IPC: G11C29/44
- IPC: G11C29/44 ; G11C29/42 ; G11C29/20 ; G11C29/12 ; G11C29/18

Abstract:
A memory system according to an embodiment includes a memory device, and a memory controller. The memory device includes first and second memory cells, a first word line, and first and second bit lines. The first and second memory cells are provided in first and second layers, respectively. The first word line is coupled to the first memory cell and the second memory cell. The first bit line is coupled to the first memory cell. The second bit line is coupled to the second memory cell. The memory controller includes a storage circuit capable of storing a correction value table. The correction value table is configured to store a first correction value of a read voltage associated with the first layer and a second correction voltage of a read voltage associated with the second layer.
Public/Granted literature
- US20220093199A1 MEMORY SYSTEM Public/Granted day:2022-03-24
Information query