Invention Grant
- Patent Title: Decoding architecture for memory tiles
-
Application No.: US17943591Application Date: 2022-09-13
-
Publication No.: US11804264B2Publication Date: 2023-10-31
- Inventor: Paolo Fantini , Andrea Martinelli , Claudio Nava
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C13/00 ; H10B63/00 ; H10N70/20

Abstract:
Methods, systems, and devices for decoding architecture for memory tiles are described. Word line tiles of a memory array may each include multiple word line plates, which may each include a sheet of conductive material that includes a first portion extending in a first direction within a plane along with multiple fingers extending in a second direction within the plane. A pillar tile may include one or more pillars that extend vertically between the word line plate fingers. Memory cells may each be couple with a respective word line plate finger and a respective pillar. Word line decoding circuitry, pillar decoding circuitry, or both, may be located beneath the memory array and in some cases may be shared between adjacent pillar tiles.
Public/Granted literature
- US20230071663A1 DECODING ARCHITECTURE FOR MEMORY TILES Public/Granted day:2023-03-09
Information query