Invention Grant
- Patent Title: Graphics processing units with power management and latency reduction
-
Application No.: US17134744Application Date: 2020-12-28
-
Publication No.: US11861781B2Publication Date: 2024-01-02
- Inventor: Sreekanth Godey , Ashkan Hosseinzadeh Namin , Seunghun Jin , Teik-Chung Tan
- Applicant: ADVANCED MICRO DEVICES, INC. , ATI TECHNOLOGIES ULC , SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: US CA Santa Clara
- Assignee: SAMSUNG ELECTRONICS CO., LTD.,Advanced Micro Devices, Inc.,ATI TECHNOLOGIES ULC
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.,Advanced Micro Devices, Inc.,ATI TECHNOLOGIES ULC
- Current Assignee Address: KR Suwon-si; US CA Santa Clara; CA Markham
- Main IPC: G06F1/3228
- IPC: G06F1/3228 ; G06T15/00 ; G06F1/3212 ; G06F9/50 ; G06F1/3215 ; G06F9/30

Abstract:
The graphics processing unit (GPU) of a processing system transitions to a low-power state between frame rendering operations according to an inter-frame power off process, where GPU state information is stored on retention hardware. The retention hardware can include retention random access memory (RAM) or retention flip-flops. The retention hardware is operable in an active mode and a retention mode, where read/write operations are enabled at the retention hardware in the active mode and disabled in the retention mode, but data stored on the retention hardware is still retained in the retention mode. The retention hardware is placed in the retention state between frame rendering operations. The GPU transitions from its low-power state to its active state upon receiving an indication that a new frame is ready to be rendered and is restored using the GPU state information stored at the retention hardware.
Public/Granted literature
- US20220207813A1 GRAPHICS PROCESSING UNITS WITH POWER MANAGEMENT AND LATENCY REDUCTION Public/Granted day:2022-06-30
Information query
IPC分类: