Invention Grant
- Patent Title: Memory system
-
Application No.: US18086206Application Date: 2022-12-21
-
Publication No.: US11874738B2Publication Date: 2024-01-16
- Inventor: Noboru Okamoto , Toshikatsu Hida
- Applicant: KIOXIA CORPORATION
- Applicant Address: JP Tokyo
- Assignee: Kioxia Cororation
- Current Assignee: Kioxia Cororation
- Current Assignee Address: JP Tokyo
- Agency: Kim & Stewart LLP
- Priority: JP 21014718 2021.02.02
- Main IPC: G06F11/10
- IPC: G06F11/10 ; G11C16/26 ; G11C16/20 ; G11C16/04

Abstract:
A memory system connectable to a host, includes a non-volatile memory including a plurality of memory cell transistors and a controller configured to execute read operations on the non-volatile memory. The controller executes one or more first read operations on the non-volatile memory to obtain read data using read voltages that are determined from one of a plurality of entries stored in a shift table, and performs error correction on the read data, until the error correction is successful, and when the error correction on the read data is successful, records an index corresponding to the entry stored in the shift table that was used in obtaining the successfully error-corrected read data. The controller executes a second read operation on the non-volatile memory to obtain read data using read voltages that are determined from the entry stored in the shift table corresponding to the recorded index.
Public/Granted literature
- US20230122474A1 MEMORY SYSTEM Public/Granted day:2023-04-20
Information query