Invention Grant
- Patent Title: Memory architecture with shared bitline at back-end-of-line
-
Application No.: US16828507Application Date: 2020-03-24
-
Publication No.: US11950407B2Publication Date: 2024-04-02
- Inventor: Juan G. Alzate Vinasco , Travis W. Lajoie , Abhishek A. Sharma , Kimberly L Pierce , Elliot N. Tan , Yu-Jin Chen , Van H. Le , Pei-Hua Wang , Bernhard Sell
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: H10B12/00
- IPC: H10B12/00 ; H01L23/522 ; H01L23/528 ; H01L49/02

Abstract:
Embodiments herein describe techniques for a memory device including at least two memory cells. A first memory cell includes a first storage cell and a first transistor to control access to the first storage cell. A second memory cell includes a second storage cell and a second transistor to control access to the second storage cell. A shared contact electrode is shared between the first transistor and the second transistor, the shared contact electrode being coupled to a source area or a drain area of the first transistor, coupled to a source area or a drain area of the second transistor, and further being coupled to a bit line of the memory device. Other embodiments may be described and/or claimed.
Public/Granted literature
- US20210305255A1 MEMORY ARCHITECTURE WITH SHARED BITLINE AT BACK-END-OF-LINE Public/Granted day:2021-09-30
Information query