Invention Grant
- Patent Title: Multi-height and multi-width interconnect line metallization for integrated circuit structures
-
Application No.: US16911879Application Date: 2020-06-25
-
Publication No.: US12002754B2Publication Date: 2024-06-04
- Inventor: Hui Jae Yoo , Kevin L. Lin
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Essential Patents Group, LLP
- Main IPC: H01L23/528
- IPC: H01L23/528 ; H01L21/311 ; H01L21/32 ; H01L21/768 ; H01L23/522 ; H01L23/532

Abstract:
Integrated circuit metallization lines having a planar top surface but different vertical heights, for example to control intra-layer resistance/capacitance of integrated circuit interconnect. A hardmask material layer may be inserted between two thicknesses of dielectric material that are over a via metallization. Following deposition of the hardmask material layer, trench openings may be patterned through the hardmask layer to define where line metallization will have a greater height. Following the deposition of a thickness of dielectric material over the hardmask material layer, a trench pattern may be etched through the uppermost thickness of dielectric material, exposing the hardmask material layer wherever the trench does not coincide with an opening in the hardmask material layer. The trench etch may be retarded where the hardmask material layer is exposed, resulting to trenches of differing depth. Trenches of differing depth may be filled with metallization and then planarized.
Public/Granted literature
- US20210407907A1 MULTI-HEIGHT & MULTI-WIDTH INTERCONNECT LINE METALLIZATION FOR INTEGRATED CIRCUIT STRUCTURES Public/Granted day:2021-12-30
Information query
IPC分类: