Invention Grant
- Patent Title: Method and memory system for writing data to dram submodules based on the data traffic demand
-
Application No.: US17894893Application Date: 2022-08-24
-
Publication No.: US12013756B2Publication Date: 2024-06-18
- Inventor: Lingming Yang , Amitava Majumdar , Sandeep Krishna Thirumala , Nevil Gajera
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wood IP LLC
- Agent Theodore A. Wood
- Main IPC: G06F11/00
- IPC: G06F11/00 ; G06F3/06 ; G06F11/10

Abstract:
Provided is a memory system including a plurality of memory submodules and a controller. Each submodule comprises a plurality of memory channels, each channel having a parity bit and a redundant array of independent devices (RAID) parity channel. The controller is configured to receive a block of data for storage in the plurality of memory submodules and determine whether a level of data traffic demand for a first of the plurality of submodules is high or low. When the data traffic demand is low, (i) writing a portion of the block of data in the first of the plurality of submodules and (ii) concurrently updating the parity bit and the RAID parity channel associated with the block of data. When the data traffic demand is high, (i) only writing the portion of the block of data in the first of the plurality of submodules and (ii) deferring updating of the parity bits and the RAID parity channel associated with the block of data.
Public/Granted literature
- US20230236934A1 INSTANT WRITE SCHEME WITH DRAM SUBMODULES Public/Granted day:2023-07-27
Information query