Invention Grant
- Patent Title: Software visible and controllable lock-stepping with configurable logical processor granularities
-
Application No.: US17134065Application Date: 2020-12-24
-
Publication No.: US12086653B2Publication Date: 2024-09-10
- Inventor: Vedvyas Shanbhogue , Jeff A. Huxel , Jeffrey G. Wiedemeier , James D. Allen , Arvind Raman , Krishnakumar Ganapathy
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/38 ; G06F9/52 ; G06F11/07 ; G06F11/16 ; G06F9/455

Abstract:
A processor is described. The processor includes model specific register space that is visible to software above a BIOS level. The model specific register space is to specify a granularity of a processing entity of a lock-step group. The processor also includes logic circuitry to support dynamic entry/exit of the lock-step group's processing entities to/from lock-step mode including: i) termination of lock-step execution by the processing entities before the program code to be executed in lock-step is fully executed; and, ii) as part of the exit from the lock-step mode, restoration of a state of a shadow processing entity of the processing entities as the state existed before the shadow processing entity entered the lock-step mode and began lock-step execution of the program code.
Public/Granted literature
- US20220206875A1 SOFTWARE VISIBLE AND CONTROLLABLE LOCK-STEPPING WITH CONFIGURABLE LOGICAL PROCESSOR GRANULARITIES Public/Granted day:2022-06-30
Information query