Invention Grant
- Patent Title: Signal envelope detector, overload detector, receiver, base station and mobile device
-
Application No.: US17131962Application Date: 2020-12-23
-
Publication No.: US12143073B2Publication Date: 2024-11-12
- Inventor: Martin Clara , Giacomo Cascio
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: SPL Patent Attorneys PartG mbB
- Agent Yong Beom Hwang
- Main IPC: H03F3/19
- IPC: H03F3/19 ; H03F3/193 ; H03F3/24 ; H03F3/50

Abstract:
A signal envelope detector is provided. The signal envelope detector includes an input node configured to receive an input signal. Further, the signal envelope detector includes a capacitive voltage divider coupled to the input node and configured to generate an attenuated input signal by voltage division of the input signal. The signal envelope detector additionally includes a source follower transistor coupled between a first node configured to receive a first voltage supply signal and a second node configured to receive a second voltage supply signal. A gate terminal of the source follower transistor is coupled to the capacitive voltage divider and configured to receive the attenuated input signal. The signal envelope detector includes a rectifier circuit configured to receive and rectify an output signal of the source follower transistor. In addition, the signal envelope detector includes a low-pass filter coupled to the rectifier circuit and configured to generate an envelope signal indicative of a rectified envelope of the input signal by low-pass filtering of an output signal of the rectifier circuit.
Public/Granted literature
- US20220200545A1 SIGNAL ENVELOPE DETECTOR, OVERLOAD DETECTOR, RECEIVER, BASE STATION AND MOBILE DEVICE Public/Granted day:2022-06-23
Information query